

# SiT6722EB Evaluation Board User Manual

### Contents

| 1  | Intro            | pduction                              | 1 |  |  |  |
|----|------------------|---------------------------------------|---|--|--|--|
|    | I/O Descriptions |                                       |   |  |  |  |
|    |                  | Usage Descriptions                    |   |  |  |  |
|    |                  | EVB Configurations                    |   |  |  |  |
|    |                  | 3.1.1 I <sup>2</sup> C Support        |   |  |  |  |
|    | 3.2              | Waveform Capturing Using Active Probe | 3 |  |  |  |
|    |                  | Measuring Jitter and Phase Noise      |   |  |  |  |
|    |                  | Current Measurement                   |   |  |  |  |
| Ар | Appendix A6      |                                       |   |  |  |  |

# **1** Introduction

The SiT6722EB evaluation board (EVB) is designed for use with SiTime's Elite Super-TCXOs in the 10-pin, 5.0 x 3.2 mm ceramic packages. It enables the evaluation of key functionalities of these precision Super-TCXOs in all three configuration modes including TCXO, VCTCXO and DCTCXO with I<sup>2</sup>C.

### **EVB Features**

- Support for all three Super-TCXO configuration modes: TCXO, VCTCXO, DCTCXO
- Probing points for frequency measurements
- Connector access for controlling the output frequency via I<sup>2</sup>C
- Connector for current measurement

SiTime typically ships the EVB with the Super-TCXO mounted using SiTime recommended reflow profile. The Super-TCXO device should only be evaluated in its original soldered down state for best signal integrity and frequency stability. The device performance is not guaranteed if it is de-soldered and then re-soldered either manually or via reflow process.



# 2 I/O Descriptions

#### Table 1. SiT6722EB I/O

| I/O                                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Power                                     | SMA connector (J1), a two-pin connector (P5) for DC power supply.<br>Pins polarities are identified on the silkscreen pattern near the connector<br>(see Figures A1 and A2). Two-pin headers (P3, P4).                                                                                                                                                                                                                           |  |  |
| Pin 1 access                              | A two-pin header (P7) provides access to the pin 1 of the Super-TCXO in either OE mode or VCTCXO mode. In OE mode, pin 1 can be left floating as there is an internal pull-up resistor                                                                                                                                                                                                                                           |  |  |
| Frequency control<br>via I <sup>2</sup> C | A five-pin header (P9) provides access to I <sup>2</sup> C (SDA, SCL)                                                                                                                                                                                                                                                                                                                                                            |  |  |
| Output                                    | Oscillator output can be accessed either using active probe or SMA connector.<br>The test points for active probe are placed closely to the oscillator output for<br>better signal integrity (see Figure A2). The output pin of the oscillator can also<br>be connected to the SMA connector (J2) through the R9 source termination<br>resistor. Section 3.2 describes in details the recommended measurement<br>configurations. |  |  |
| Current<br>Measurement                    | A two-pin connector (P6) enables measuring the current consumption of the device.                                                                                                                                                                                                                                                                                                                                                |  |  |
| Service connectors                        | P1, P2, P3, P4 are reserved for SiTime internal use only.                                                                                                                                                                                                                                                                                                                                                                        |  |  |

# **3** EVB Usage Descriptions

### **3.1 EVB Configurations**

SiT6722EB can be configured to support all three Super-TCXO configuration modes including TCXO with output enable (OE), VCTCXO with analog voltage control and DCTCXO with I<sup>2</sup>C.

Figure A1 in Appendix A shows the complete electrical schematic of SiT6722EB. Components labeled "DNP" are not assembled.

Oscillator output waveform can be measured with an active probe in all configurations. The value of the load capacitor C5 can be adjusted to match the load conditions in the target application. This enables the user to measure waveform characteristics under similar conditions as close to those on the target board as possible.

#### **Shipment Configuration**

SiT6722 is shipped without components labeled "DNP" on the schematic (see Figure A1 in Appendix A).



### 3.1.1 I<sup>2</sup>C Support

The two pull up resistors (R10 and R11 with 4.7 kOhm value) need to be assembled to support the  $I^2C$  configuration. If requested, the EVB will ship with these resistors.

#### 3.2 Waveform Capturing Using Active Probe

SiTime Elite Super-TCXO is a high speed logic output device. It is critical that the proper logic and high frequency measurement techniques are used along with the high quality active probe in order to ensure best measurement results.

SiTime recommends the following minimum equipment for proper clock waveform measurement

- 1) GHz or higher active probe with capacitance <1 pF, such as an Agilent1134A;
- 2) Oscilloscope with 4GHz bandwidth or higher such as a DSA90604A.

A passive voltage probe should not be used as it adds a high capacitive load to the part and the long ground lead clip is not suitable for high frequency measurement applications. The inductance of the long ground lead coupled with the input capacitance of the probe results in a resonant circuit. The consequence of this resonance results in the distortion of the clock signal. Typical manifestations of this distortion include ringing, overshoot, and undershoot of the clock signal.

Eliminating such distortion requires a probe with the lowest input capacitance and a low inductance ground lead. In addition, SiTime Super-TCXOs are typically configured for fast rise and fall times (1 ns or less) with 15 pF load. It is therefore critical that the probe tip ground be as short as possible, lowest inductance, and the return path for the ground be located as close as possible to the trace carrying the RF logic signal. Please refer to Figure A2 for test point locations on the SiT6722EB and an example of proper probing.





Figure 1. Proper Waveform capturing on SiT6722EB



#### 3.3 Measuring Jitter and Phase Noise

For jitter measurements, make sure that SMA connector and source termination resistor R9 are properly soldered on the EVB. R9 value should be  $25\Omega$  for best source matching (refer to SiTime AN10002 for more information). The R9 can be populated using one of the following options:

- 1)  $0\Omega$  resistor. This allows DC coupling the output to  $50\Omega$  instruments directly. Note that due to  $50\Omega$  loading, the signal swing levels and rise/fall times will be different from those specified in the datasheet.
- 2) 0.1uF capacitor for AC-coupling to  $50\Omega$  instruments.

SMA connector is used to connect directly to the jitter measurement instrument, such as Time Interval Analyzer (TIA) or high-bandwidth real-time oscilloscope. Jitter measurement technique is described in SiTime AN10007.

The SMA can also be connected through  $50\Omega$  coaxial cable to signal source analyzers or spectrum analyzers to measure phase noise. In such case the use of AC-coupling configuration is recommended because not all measurement instruments can accept DC voltage at their inputs.

#### 3.4 Current Measurement

To measure the current, remove zero-ohm resistor R4, and connect the DMM or other current measuring device across this connector. It is recommended to measure the voltage on DUT VDD and adjust for any drop on the DMM to ensure known VDD voltage on the device.



## Appendix A







#### Reference SMD component size Value Designators Description Qty 2 1 C1, C2 Capacitors Case A 10 uF 2 C3 1 0603 0.1 uF Capacitor 3 C4 Capacitor 1 0603 0.01 uF C5 0603 15 pF 4 Capacitor 1 R3 0603 5 Resistors 1 10 Ω 2 0603 0Ω 6 R4, R7 Resistor 0603 4.7K 8 R6, R8, R10, Resistors 6 R11, R15, R17 R18 0603 10 Resistors 1 51 11 R9 Resistor 1 0603 $0 \Omega \text{ or } 24 \Omega$ 0805 10 mH 12 L1 Inductor 1 14 J1, J2 SMA connector 1 --15 P1, P2, P9 5-pin header 3 -\_ P3, P4, P7 2-pin header 3 16 \_ -2 \_ 17 P5, P6 2-pin connector -

#### Table A1. Bill of Materials (BOM)

#### Table A2. Connectors Digi-Key Part Number

| Connectors                             | Digi-Key<br>part number                 | Digi-Key<br>part number for<br>mating connector | Digi-Key<br>part number for<br>associated products |
|----------------------------------------|-----------------------------------------|-------------------------------------------------|----------------------------------------------------|
| Power                                  | WM2744-ND<br>ARFX1231-ND<br>732-5334-ND | WM2011-ND                                       | WM1114-ND                                          |
| Pin 1 access                           | 732-5334-ND                             | -                                               | -                                                  |
| Frequency control via I <sup>2</sup> C | 732-5334-ND                             | -                                               | -                                                  |
| OUT                                    | ARFX1231-ND                             | -                                               | -                                                  |
| Current Measurement                    | WM2744-ND                               | WM2011-ND                                       | WM1114-ND                                          |





Figure A2. SiT6722EB EVB

#### SiTime Corporation, 5451 Patrick Henry Drive, Santa Clara, CA 95054, USA | Phone: +1-408-328-4400 | Fax: +1-408-328-4439

© SiTime Corporation, June 2019. The information contained herein is subject to change at any time without notice. SiTime assumes no responsibility or liability for any loss, damage or defect of a Product which is caused in whole or in part by (i) use of any circuitry other than circuitry embodied in a SiTime product, (ii) misuse or abuse including static discharge, neglect or accident, (iii) unauthorized modification or repairs which have been soldered or altered during assembly and are not capable of being tested by SiTime under its normal test conditions, or (iv) improper installation, storage, handling, warehousing or transportation, or (v) being subjected to unusual physical, thermal, or electrical stress.

Disclaimer: SITime makes no warranty of any kind, express or implied, with regard to this material, and specifically disclaims any and all express or implied warranties, either in fact or by operation of law, statutory or otherwise, including the implied warranties of merchantability and fitness for use or a particular purpose, and any implied warranty arising from course of dealing or usage of trade, as well as any common-law duties relating to accuracy or lack of negligence, with respect to this material, any SITime product and any product documentation. Products sold by SITime are not suitable or intended to be used in a life support application or component, to operate nuclear facilities, or in other mission critical applications where human life may be involved or at stake. All sales are made conditioned upon compliance with the critical uses policy set forth below.

#### CRITICAL USE EXCLUSION POLICY

BUYER AGREES NOT TO USE SITIME'S PRODUCTS FOR ANY APPLICATION OR IN ANY COMPONENTS USED IN LIFE SUPPORT DEVICES OR TO OPERATE NUCLEAR FACILITIES OR FOR USE IN OTHER MISSION-CRITICAL APPLICATIONS OR COMPONENTS WHERE HUMAN LIFE OR PROPERTY MAY BE AT STAKE.

SiTime owns all rights, title and interest to the intellectual property related to SiTime's products, including any software, firmware, copyright, patent, or trademark. The sale of SiTime products does not convey or imply any license under patent or other rights. SiTime retains the copyright and trademark rights in all documents, catalogs and plans supplied pursuant to or ancillary to the sale of products or services by SiTime. Unless otherwise agreed to in writing by SiTime, any reproduction, modification, translation, compilation, or representation of this material shall be strictly prohibited.