

### Performance report for SiT9366 - 168.040678 MHz, LVPECL

#### **Conditions:**

Frequency 168.040678 MHz

VDD: 2.5 V, 3.3 VRoom temperature

Termination:

 $\circ$  50  $\Omega$  to VDD – 2 V.

# **Equipment:**

| Model                        | Measurement / Purpose                                |
|------------------------------|------------------------------------------------------|
| Keysight DSA90604A (6 GHz,   | Period jitter, differential voltage swing, rise/fall |
| 20 Gsps)                     | time, duty cycle                                     |
| Keysight 5052B Signal Source | Phase noise, integrated phase jitter                 |
| Analyzer                     |                                                      |
| Keysight 34980A              | Power supply current                                 |
| Keysight E3631A              | Power supply                                         |
| Keysight 53230A              | Frequency                                            |

# Test setup:

For waveform parameters measurement (rise/fall time, differential swing, duty cycle), both DUT outputs are terminated with 50  $\Omega$  to VDD - 2 V. Output signals are measured using Keysight 1134B active probe with Keysight N5425B probe head. All measurements are applied to the differential waveform. Figure 1 shows test setup diagram for waveform parameters measurement.

|                |       | Performance report for SiT9366, 168.040678 MHz, LVPECL |       |                |
|----------------|-------|--------------------------------------------------------|-------|----------------|
| <b>Si</b> Time | Type: | Performance report                                     | Rev:  | 1.0            |
|                | Orig: |                                                        | Date: | April 16, 2018 |



Figure 1: Test setup for measuring waveform parameters (rise/fall time, differential swing, duty cycle)

For period jitter measurement output is terminated with 50  $\Omega$  to VDD – 2 V at the input of hi-speed comparator (ADCMP581). AC coupled comparator's output is connected to oscilloscope channel. Figure 2 shows test setup diagram for period jitter measurement.



Figure 2: Test setup for measuring period jitter

For phase noise measurements, differential signal is converted to single-ended using impedance matching transformer. Transformer's output is connected to measurement instrument. Output is also terminated with 30  $\Omega$  series at the source side. Figure 3 shows test setup diagram for phase noise measurement.

5451 Patrick Henry Drive, Santa Clara, California 95054 • 408.328.4400 • sitime.com

Page 2 of 9





Figure 3: Test setup for measuring phase noise.

For IDD measurement device output is floating. For frequency measurement differential-to-single-ended converter is used.

#### Data:

- Phase noise
- Integrated phase jitter
- RMS period jitter
- Peak-to-peak period jitter
- Rise/fall time
- Duty cycle
- Differential output swing
- IDE
- Frequency stability over temperature

Table 1: Summary performance data

| Parameter                                      |           | Voltage |       |
|------------------------------------------------|-----------|---------|-------|
| Falanietei                                     | Units     | 2.5 V   | 3.3 V |
| Integrated Phase jitter (1.875 MHz - 20 MHz)   | fs, rms   | 96      | 96    |
| Integrated Phase jitter (12 kHz - 20 MHz)      | fs, rms   | 228     | 230   |
| Period jitter                                  | ps, rms   | 1.03    | 1.03  |
| Period jitter (10,000 cycles)                  | ps, pk-pk | 7.89    | 7.86  |
| Duty cycle                                     | %         | 50.1    | 50.1  |
| Rise time (20% - 80%)                          | ps        | 256     | 247   |
| Fall time (80% - 20%)                          | ps        | 256     | 247   |
| Differential voltage swing                     | V         | 1.62    | 1.61  |
| Current consumption (no load, output enabled)  | mA        | 75.5    | 75.8  |
| Current consumption (no load, output disabled) | mA        | 49.6    | 49.7  |

| 5451 Patrick Henry Drive, Santa Clara, California 95054 • 408.328.4400 • sitime.com | Page 3 of 9 |
|-------------------------------------------------------------------------------------|-------------|
|-------------------------------------------------------------------------------------|-------------|



| Title: | Performance report for SiT9366, 168.040678 MHz, LVPECL |       |                |  |
|--------|--------------------------------------------------------|-------|----------------|--|
| Type:  | Performance report                                     | Rev:  | 1.0            |  |
| Orig:  |                                                        | Date: | April 16, 2018 |  |



Figure 4: Phase noise, 2.5 V



-180

10

100



1.0

**April 16, 2018** 

Figure 5: Phase noise, 3.3 V

Offset frequency (Hz)

1k

10k

100k

1M

10M





Figure 6: Output waveform, 2.5 V





Figure 7: Output waveform, 3.3 V



| Title: | Performance report for SiT9366, 168.040678 MHz, LVPECL |       |                |  |
|--------|--------------------------------------------------------|-------|----------------|--|
| Type:  | Performance report                                     | Rev:  | 1.0            |  |
| Orig:  |                                                        | Date: | April 16, 2018 |  |



Figure 8: Frequency stability\* over temperature, 2.5 V

\*SiT9366 frequency stability is independent of output frequency.



| Title: | Performance report for SiT9366, 168.040678 MHz, LVPECL |       |                |  |
|--------|--------------------------------------------------------|-------|----------------|--|
| Type:  | Performance report                                     | Rev:  | 1.0            |  |
| Orig:  |                                                        | Date: | April 16, 2018 |  |



Figure 9: Frequency stability over temperature, 3.3 V